# <u>Neowine</u>

# Features

- High performance illegal copy protection IC
- 128bits encryption and decryption applied with AES-128
- IIC Serial Interface
- 1.8V/3.3V Operation Voltage
- Built- in Power on Reset / OSC
- Two Power Mode ( Active, Sleep )
- ACE-Q100 Standard Grade 1

# Applications

- Navigation, GPS, Block-box
- Etc.(Most of electronic system using u-Processor)

# **Pin Configuration**



# **Ordering Information**

| Part     | <b>Operation Voltage</b> | Package Type |
|----------|--------------------------|--------------|
| ALPU-CV  | 3.3V                     | SOT-23-6L    |
| ALPU-CVL | 1.8V                     | SOT-23-6L    |

# **General Description**

The ALPU-CV is the high-end IC among the ALPU series. Its encryption core is based on Rijndeal AES-128 with 192-bits programmable parameters. It is a slave device that always operates with MCU through the serial bus.

# **Typical Operation Circuit**



< SOT-23-6L Package Type >

# **Encryption Flow**



www.neowine.com



# Contents

| <u>1. Overview</u>             | 3  |
|--------------------------------|----|
| <u>2. I/O Port</u>             | 5  |
| 3. Clock Management            | 7  |
| 4. Power Mode                  | 7  |
| 5. Initialization              | 8  |
| 6. Encryption                  | 9  |
| 7. One Time Programmable ROM   | 13 |
| 8. Communication Interface     | 13 |
| 9. Electrical Characteristic   | 16 |
| 10. Typical Operation Circuit  | 18 |
| 11. Package Information        | 19 |
| 12. Datasheet Revision History | 20 |
| 12. Datasheet Revision History |    |



# 1. Overview

ALPU-CV is the high-end IC among the ALPU series. Its encryption core is based on Rijndael AES-128 with 192-bit programmable parameters. It is a slave device that always operates with MCU through the serial bus.

## 1.1. Features

#### 1.1.1 Security

- High performance illegal copy protection IC

- 128 bit encryption applied with AES-128

#### 1.1.2 Memories

- 128-bit OTP cells for user serial code

#### **1.1.3 Peripheral Features**

- IIC serial interface, Supporting up to 400 kbps

#### **1.1.4 Special Features**

- Built in Power-on-Reset
- Built in 16MHz OSC
- Two Power Modes : Active, Sleep

### **1.1.5 Operating Voltages**

- 3.3V / 1.8V Operation Voltage
- 6.5 V to VPP pin for OTP Writing Voltage

#### 1.1.6 Package

- 6L-SOT23



# 1.2. Block Diagram



Figure 1-1. Block Diagram

ALPU-CV consists of analog blocks (OSC, POR and LDO) and a memory block and digital logic ones. The boot control block manages the signals of analog blocks. And the main control block manages the communications between the digital blocks through two buses.

# **1.3. Pin Configurations**



Figure 1-2. ALPU-CV Pin Configuration

# **1.4. Pin Descriptions**

Table 1-1. ALPU-CV Pin Description

| Pin Num | Pin Name           | Description                                                            | Remark |
|---------|--------------------|------------------------------------------------------------------------|--------|
| 1       | NC                 | None Connected                                                         |        |
| 2       | GND                | Ground                                                                 |        |
| 3       | SCL                | IIC Serial Clock input pin. CMOS Input                                 |        |
| 4       | SDA                | IIC Serial Data, CMOS Input / Open-Drain Output bi-<br>directional I/O |        |
| 5       | VPP                | 6.5V supply voltage for programming OTP cells.                         |        |
| 6       | VCC <sup>(1)</sup> | Digital supply voltage                                                 |        |

Note  $^{(1)}$  The ALPU-CV operation voltage is supported by the two types, 1.8V or 3.3V

# 2. I/O Port

# **2.1 ESD protection circuit**

ESD protection circuit for the whole chip is achieved as shown in Figure2-1. It can be protected the chip against two widely used industry standard ESD test models: Human Body Model (HBM) and Machine Model (MM). Both of these models test each pin against every other pin and/or a power/ground supply using a positive and a negative pulse.



Figure 2-1. ESD protection circuit

# 2.2 I/O type

ALPU-CV has I/O types as shown in Table2-1.



#### Table 2-1. I/O Types

| Direction         | Name | Description                                   |
|-------------------|------|-----------------------------------------------|
|                   | VPP  | 6.5V supply voltage for programming OTP cells |
| Power             | VCC  | Digital supply voltage                        |
|                   | GND  | Ground                                        |
| Bi-direction Port | SDA  | IIC Serial Data bi-direction pin              |
| Input Port        | SCL  | IIC Serial Clock input pin                    |

#### 2.2.1 Input Port (SCL)

The Input cell is an input buffer with CMOS input.



Figure 2-2. Input port Schematic

#### 2.2.3 Bi-direction Port (SDA)

This cell is a bidirectional buffer with CMOS input and 2mA n-channel open drain output.





# 3. Clock Management

# **3.1 Internal clock**

All Inner blocks use internal OSC clock. Internal OSC clock is approximately 16MHz shown in Table3-

1.

| Table 3-1. Internal OSC parameters | $(Ta = 25^{\circ}C)$ |
|------------------------------------|----------------------|
|------------------------------------|----------------------|

| PARAMETER           | SYMBOL | CONDITION   | Min | Тур | Max | Unit |
|---------------------|--------|-------------|-----|-----|-----|------|
| Frequency           | f16m   |             | 14  | 16  | 18  | MHz  |
| Frequency Variation | Δf16m  | -40≤Ta≤85°C | -   | -   | ±10 | %    |
| Duty Cycle          | Dmax   |             | 48  | 50  | 52  | %    |

#### 3.1.1 Clock on/off

Internal OSC clock can be turned on or off. If ALPU-CV is in the condition of Sleep-mode, then internal OSC clock is turned off to save the power.

Here is the condition to enter the Sleep-mode. SCL and SDA pins both stay high and all functions are disabled for more than 2 seconds. When the conditions above are not met it wakes up to active-mode. (Refer to chapter 4. Power Mode)

# 4. Power Mode

ALPU-CV supports the power saving mode called Sleep-mode in which internal oscillator is off.

# 4.1 Condition of entering Sleep-mode

Here is the condition to enter the Sleep-mode. SCL and SDA pins both stay high and all functions are disabled for more than 2 seconds. (Refer to Figure 4-1)



gure 4-1. Sleep-mode Waveform

SCL/SDA : IIC signal

sleep\_en : internal sleep-enable signal

Internal oscillator : 16MHz oscillator for internal logic

| Parameter           | Symbol             | MIN  | ТҮР | MAX | Unit |
|---------------------|--------------------|------|-----|-----|------|
| Sleep-mode On Time  | t <sub>SLON</sub>  | 2000 |     |     | ms   |
| Sleep-mode Off Time | t <sub>SLOF</sub>  |      |     | 10  | ns   |
| OSC On Time         | toscon             |      |     | 5   | us   |
| OSC Off Time        | t <sub>OSCOF</sub> |      |     | 10  | ns   |

### 4.2 Condition of exiting Sleep-mode

When the conditions are not met it wakes up to active-mode; Either SCL or SDA line goes down to low.

# 5. Initialization

ALPU-CV has an internal POR (Power-on-Reset) circuit. When system power turns on ALPU-CV's POR resets its own system. During reset time, all internal registers of ALPU-CV are configured as their initial values. After that, internal registers are set to the values in OTP memory. (Refer to chapter 9. Electrical Characteristic)

### 5.1 Start-up Waveform

After RESET, internal registers in ALPU-CV need  $t_{INITIAL}$  time period to initialize all registers. After  $t_{INITIAL}$  time period ALPU-CV enters the sleep mode.



Figure 5-1. Start-up Waveform

VCC: 3.3V Supplied Power

reset : internal Power-on-Reset signal

registers : internal registers for initialization

Table 5-1. Start-up Timing Parameters



| Parameter         | Symbol                 | MIN | ТҮР | MAX | Unit |
|-------------------|------------------------|-----|-----|-----|------|
| Threshold Voltage | $V_{\text{Threshold}}$ | 1.1 | 1.2 | 1.3 | V    |
| Initial Time      | t <sub>INITIAL</sub>   |     |     | 160 | us   |

VCC information (Refer to chapter 10. Electrical Characteristic)

#### 5.2 Internal Power-on-Reset

A Power-on-Reset (POR) pulse is generated by an On-chip detection circuit. The detection level is defined in Table5-1.The POR is activated whenever VCC is below the detection level (threshold voltage). The POR circuit ensures that the device is reset from Power-on. Reaching the POR threshold voltage invokes the delay counter, which determines how long the device is kept in RESET after VCC rise.

# 6. Encryption

## 6.1 Encryption Core Block Diagram



Figure 6-1. Encryption Core Block Diagram

ALPU-CV has 128-bit encryption core applied with AES-128. The core consists of several blocks. They are Encryption Core, Random Generator, Feedback buffers and Encryption parameter.

# 6.2 Encryption configured with IIC sub address

Encryption Core is configured with sub addresses as shown in Figure 6-2. Each encryption bit can be overlapped.



Figure 6-2. Sub Address Configuration



Bit 7: EE (Encryption Enable)

When EE bit is set 1, it is in Encryption Mode

Bit 6: Reserve

Bit 5: Reserve

Bit 4: FE (Feedback Enable)

When both EE and FE bits are set to 1, it is in Feedback Mode.

Bit 3: HE (Hash Enable)

When both EE and HE bits are set to 1, it is in Hash Generation Mode

Bit 2~0: EW (Encryption Width)

The EW bits are loop count numbers of the encryption algorithm. It is recommended that the bits are set with random numbers.

### 6.3 Encryption Mode

6.3.1 Bypass Mode



Figure 6-3. Bypass Mode Sub Address Construction

Bypass Mode is a mode to test the communication interface between CPU and ALPU-CV. The data(Xn) from CPU will do Exclusive OR operation with 0x01 in ALPU-CV.



#### 6.3.2 Feedback Encryption Mode

It is not able to open this information

#### 6.3.3 Hash Generator Mode

It is not able to open this information

## **6.4 Encryption Flow**







## 6.5 Communication Packet Structure

#### 6.5.1 Write Packet Structure



#### Figure 6-8. Write Packet Structure

S: Start

P: Stop

A : Acknowledge

W\_D/A: Device Address (Write)

S/A: Sub Address

Data 0~15: 16byte Write Data (Initial Encryption Data)

#### 6.5.2 Read Packet Structure

S W\_D/A A S/A A Sr R\_D/A A Data 0 A Data 1 A .... Data 14 A Data 15 A P

#### Figure 6-9. Read Packet Structure

S: Start

Sr: Repeated Start

P: Stop

A : Acknowledge

W\_D/A: Device Address (Write)

R\_D/A: Device Address (Read)

S/A: Sub Address

Data 0~15: 16byte Read Data (Result data)



## 6.6 Implementation

#### 6.6.1 Bypass Mode



- 1. Generate seed data(Plain Text) with the random data
- 2. Write seed data to ALPU-CV
- 3. Read Result data from ALPU-CV
- 4. Compare the encrypted data(Cipher Text) and received data

# 7. One Time Programmable ROM

ALPU-CV has 128-bit OTP memory. To program OTP memory, DC 6.5V is applied to VPP pin. The memory write and read instructions are achieved through IIC interface. Refer to Application Notes

# **8.** Communication Interface

### **8.1 IIC interface (Two Wire Interface)**

The IIC Interface is ideally suited for typical microcontroller applications. The IIC protocol allows the systems designer to interconnect up to 128 different devices using only two bus lines, one for clock (SCL) and one for data (SDA). The only external hardware needed to implement the bus is a single pull-up resistor for each of the TWI bus lines. All devices connected to the bus have individual addresses.

ALPU-CV operates as a slave device on the IIC bus. IIC interface on ALPU-CV is compatible with Phillips Format, supporting up to 400 Kbps



#### 8.1.1 Write Packet Structure



#### Figure 8-1. Write Packet Structure

S: Start

D/A: Device Address (Slave Address) 7bit

W: Device Address Write bit (0)

A: Acknowledge

S/A: Sub Address

Data 0~n: Write Data

P: Stop

#### 8.1.2 Read Packet Structure



#### Figure 8-2. Read Packet Structure

S: Start

D/A: Device Address (Slave Address) 7bit

W: Device Address Write bit (0)

A: Acknowledge

S/A: Sub Address

Sr : Repeated Start (Non-Stop)

R: Device Address Read bit (1)

Data 0~n: Read Data

P: Stop





Figure 8-3. IIC waveform



### 8.1.4 Definition of timing



Figure 8-4. Definition of timing

| Table 8-1. IIC Timing Parameters |                                     |               |      |           |     |               |
|----------------------------------|-------------------------------------|---------------|------|-----------|-----|---------------|
| D                                | 0 1 1                               | Standard-Mode |      | Fast-Mode |     | <b>TT T</b> . |
| Parameter                        | Symbol                              | MIN           | MAX  | MIN       | MAX | Unit          |
| SCL clock frequency              | f <sub>SCL</sub>                    | 0             | 100  | 0         | 400 | KHz           |
| Hold time (repeated) START       | t <sub>HD;STA</sub>                 | 4.0           | -    | 0.6       | -   | us            |
| condition.                       |                                     |               |      |           |     |               |
| LOW period of the SCL clock      | t <sub>LOW</sub>                    | 4.7           | -    | 1.3       | -   | us            |
| HIGH period of the SCL clock     | t <sub>HIGH</sub>                   | 4.0           | -    | 0.6       | -   | us            |
| Setup time for repeated START    | t <sub>su;sta</sub>                 | 4.7           | -    | 0.6       | -   | us            |
| condition                        |                                     |               |      |           |     |               |
| Data hold time                   | t <sub>HD;DAT</sub>                 | 5.0           | -    | -         | -   | us            |
| Data setup time                  | t <sub>SU;DAT</sub>                 | 250           | -    | 100       | -   | ns            |
| Rising time of both SDA and SCL  | t <sub>r</sub>                      | -             | 1000 | 20        | 300 | ns            |
| signals                          |                                     |               |      |           |     |               |
| Falling time of both SDA and SCL | t <sub>f</sub>                      | -             | 300  | 20        | 300 | ns            |
| signals                          |                                     |               |      |           |     |               |
| Setup time of STOP condition     | t <sub>su;sto</sub>                 | 4.0           | -    | 0.6       | -   | us            |
| Bus free time between STOP and   | t <sub>BUF;ENC</sub> <sup>(1)</sup> | 1             | -    | 1         | -   | ms            |
| START condition                  |                                     |               |      |           |     |               |
|                                  |                                     | •             |      |           |     |               |

| Table 8-1. IIC Timing Parameters | Table 8-1 | I. IIC Tim | ning Para | neters |
|----------------------------------|-----------|------------|-----------|--------|
|----------------------------------|-----------|------------|-----------|--------|

Note <sup>(1)</sup> It need for encryption processing time.

# 9. Electrical Characteristic

# 9.1 Absolute Maximum Ratings

Table 9-1. Absolute Maximum Ratings

| Parameter                     | Min | Max | Units |
|-------------------------------|-----|-----|-------|
| Supply Voltage <sup>(1)</sup> | 2.7 | 6.0 | V     |
| Storage Temperature           | -40 | 125 | °C    |
| ESD Susceptibility            | 20  | 000 | V     |
| DC Current VCC and GND        |     | 2   | mA    |

Note. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Note <sup>(1)</sup> In case of low voltage(1.8V) operation type, have the range of  $1.4 \sim 3.8V$ .

## 9.2 Recommended Operating Conditions

Table 9-2. Recommended Operation Conditions

| Parameter                        | Min | Max | Units |
|----------------------------------|-----|-----|-------|
| Operating Temperature            | -40 | 125 | °C    |
| Operating Voltage <sup>(1)</sup> | 3.0 | 3.6 | V     |

Note  $^{(1)}$  In case of low voltage operation type, have the range of  $1.6 \sim 2.2$ V.

## **9.3 DC Characteristics**

 Table 9-3. DC Specifications 3.3V I/O

| Symbol            | Parameter           | Condition                    | Min  | Тур | Max  |
|-------------------|---------------------|------------------------------|------|-----|------|
| •                 |                     |                              |      | -7F |      |
| V <sub>IL</sub>   | Input Low Voltage   |                              |      |     | 0.8V |
| $V_{\mathrm{IH}}$ | Input High Voltage  |                              | 2.0V |     |      |
| II                | Input Leakage       | VCC = MIN                    |      |     | 1uA  |
|                   | Current             | V <sub>IN</sub> =GND or 3.6V |      |     |      |
| V <sub>OL</sub>   | Output Low Voltage  | $I_{OL} = 2mA$               |      |     | 0.4V |
| V <sub>OH</sub>   | Output High Voltage | $I_{OH} = 2mA$               | 2.4V |     | 3.6V |

#### Table 9-4. Supply Current

| Symbol           | Parameter          | Condition              | Min | Тур                  | Max |
|------------------|--------------------|------------------------|-----|----------------------|-----|
| т                |                    | Active 16MHz, VCC=3.3V |     | 200uA <sup>(1)</sup> |     |
| I <sub>VCC</sub> | VCC Supply Current | Sleep mode             |     | 55uA <sup>(2)</sup>  |     |
| Ivpp             | VPP Supply Current | At OTP Write, VPP=6.5V |     | 5mA                  |     |



Note <sup>(1)</sup> In case of 1.8V operation type, has under 130uA.

<sup>(2)</sup> In case of 1.8V operation type, has under 5uA.

## 9.4 Internal IP

**Table 9-5.** Internal Oscillator ( $Ta = 25^{\circ}C$ )

| Symbol           | Parameter           | Condition   | Min   | Тур   | Max   |
|------------------|---------------------|-------------|-------|-------|-------|
| fOSC             | Switching Frequency |             | 14MHz | 16MHz | 18MHz |
| $\Delta f_{OSC}$ | Frequency Variation | -40≤Ta≤80°C | -     |       | ±10 % |
| Dmax             | Duty Cycle          |             | 48%   | 50%   | 52%   |

Note <sup>(1)</sup> When the ring voltage is 3.3V (typical), CMOS voltage level and LVTTL voltage level are the same.

#### Table 9-6. Power-on-Reset

| Symbol             | Parameter             | Condition | Min   | Тур  | Max    |
|--------------------|-----------------------|-----------|-------|------|--------|
| Vt                 | Threshold Voltage     |           | 1.1 V | 1.2V | 1.3V   |
| t <sub>RINIT</sub> | Register Initial time |           |       |      | 160 us |
| Table 0.7          |                       |           |       |      |        |

#### Table 9-7. OTP cell

|   | Symbol              | Parameter           | Condition | Min   | Тур  | Max        |
|---|---------------------|---------------------|-----------|-------|------|------------|
|   | I <sub>VDD_R</sub>  | Read Current VDD    |           |       |      | 128uA      |
|   |                     |                     |           |       |      | (32bits)   |
| ſ | $I_{VPP\_R}$        | Read Current VPP    |           |       |      | 704uA      |
|   |                     |                     |           |       |      | (32bits)   |
|   | $I_{VDD_P}$         | Program Current VDD |           |       |      | <1uA       |
|   | $I_{VPP_P}$         | Program Current VPP |           |       |      | 600uA      |
|   |                     |                     |           |       |      | (for 1bit) |
|   | I <sub>VDD_SB</sub> | Standby Current VDD |           |       |      | <1uA       |
| Ī | I <sub>VPP_SB</sub> | Standby Current VPP |           |       |      | <1uA       |
|   | $V_{PP}$            | Program VPP Voltage |           | 6.25V | 6.5V | 6.75V      |

Note. No active current at sleep mode thus  $I_{VDD_{SB} and} I_{VPP_{SB}}$  is dependent on device leakage current.

#### Table 9-8. Regulator1 (1.8V for Logic, VCC=3.3V, Ta=25°)

| Symbol           | Parameter           | Condition      | Min  | Тур  | Max  |
|------------------|---------------------|----------------|------|------|------|
| VDD              | Output Voltage      | No load        | 1.7V | 1.8V | 1.9V |
|                  |                     | 0 < load < 3mA | 1.6V | 1.8V | 2.0V |
| I <sub>max</sub> | Peak Output Current |                |      | 10mA |      |

www.neowine.com

ALPU-CV Datasheet Ver 0.0

**Neowine** 

# **10. Typical Operation Circuit**



Figure 10-1. ALPU-CV Operation Circuit

Note : This can be changed to 1.8V Operation in case of low voltage type.

Case 1 : Military specifications

- Need to varistor.

Case 2 : None military specifications

- Need not varistor.

# **11. Package Information**

# 11.1 POD - 6L-SOT23



Figure 11-1. 6L-SOT23 Package Outline Dimension

# 12. Qualification Plan and Result

- Test Conditions are specified in customers in-house test plan and all test procedures comply with AEC-100 Grade-1 standard.

| Test Items                        | Condition                                            | Test Method         |
|-----------------------------------|------------------------------------------------------|---------------------|
|                                   | BAKE : 125 (+5, -0) °C                               | IPC/JEDEC J-STD-020 |
| Pre-conditioning(MSL3)            | SOAK : 30 °C $\pm$ 2 °C, 60 % $\pm$ 3 % R.H.         |                     |
|                                   | REFLOW : $\geq 260 ^{\circ}\text{C}(\text{Level 3})$ |                     |
| High Temperature Operation Life   | 125 °C ± 5 °C                                        | AEC-Q100-005 &      |
|                                   | V0 = 3.3 V, VIH = 3.3 V                              | JESD22-A108         |
| Early Life Failure Rate           | 125 °C ± 5 °C                                        | AEC-Q100-008        |
|                                   | V0 = 3.3 V, VIH = 3.3 V                              |                     |
| Power and Temperature Cycling     | -40 (+0, -10) °C ~ 125 (+10, -0) °C                  | JESD22-A105         |
|                                   | VDD = 3.3 V                                          |                     |
| Temperature, Humidity with Bias   | 85 °C ± 2 °C, 85 % ± 5 % R.H.                        | JESD22-A101         |
|                                   | VDD = 3.3 V                                          |                     |
| Unbiased-Highly Accelerated Temp. | 130 °C ± 2 °C, 85 % ± 5 % R.H. / 230 kPa             | JESD22-A118         |
| and Humidity Stress               |                                                      |                     |
| Temperature Cycling               | 150(-0, +15) °C, -55(-10, +0) °C                     | JESD22-A104         |
|                                   | Each dwell time is 15 min                            |                     |
| High Temperature Storage Life     | 150 °C (+10, -0) °C                                  | JESD22-A103         |
| Electro Magnetic Interface        | EMI detection at 150 kHz ~ 1 GHz                     | SAE J1752/3 -       |
|                                   |                                                      | Radiated Emissions  |
| Electrostatic Discharge(ESD)      | ± 500 V, ± 1000 V,                                   | AEC-Q100-002        |
| Human Body Model                  | ± 2000 V (Class 2)                                   |                     |
| Electrostatic Discharge(ESD)      | $\pm 250$ V, $\pm 500$ V,                            | AEC-Q100-011        |
| Charged Device Model              | ± 750 V (CLASS C5)                                   |                     |
|                                   | 125 ℃                                                | AEC-Q100-004        |
| Latch-Up                          | I-test : ±100 mA                                     |                     |
| 1 N                               | V <sub>supply</sub> overvoltage test : 5.4 V         |                     |



# **13. Datasheet Revision History**

12.1 Ver 0.0 (2018/11/05)

- Initial version release.

# **Neowine**

#### **NEOWINE Co., Ltd.**

## http://www.neowine.com

#### Headquarters

#401, 182, Pangyuoyeok-ro, Bundang-Gu, Seongnam-City, Gyeonggi-Do, Korea 463-806 Tel: +82-31-706-8484 Fax: +82-31-706-8485 e-mail : info@neowine.com

#### China Office (Shenzhen)

深圳市宝安区西乡街道宝安大道4018号华丰国际商务大厦806, 518101

806, Huafeng Weihai International Commercial Affairs Building, 4018 Baoan Avenue, Xixiang street, Baoan District, Shenzhen China 518101

Tel: +86-755-2949-2671 Fax: +86-755-2322 8175

www.neowine.com